Printed Page: 1 of 2 Subject Code: KEE401 #### Roll No: # BTECH (SEM IV) THEORY EXAMINATION 2021-22 DIGITAL ELECTRONICS Time: 3 Hours Note: I. Attempt all Sections If require any missing data, then choose suitably. Total Marks: 100 ### SECTION A | • | Attempt all questions in brief. | 10 = 20 | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | Q no | Question | Tco | | a | Identify the value of x in the expression $(56.1A)_{16} = (x)_8$ . | 1 | | b | Perform the subtraction (101101-100110); using 2's complement method. | + | | c. | Compare serial adder and parallel adder | 12 | | d | What is difference between combinational and sequential circuits. | 2 | | e | The content of 4 bit register is initially 1101. The register is sifted six time to right with the serial input being 101101. What is the content of the register after sixth shift? | 3 | | f | If in an edge triggered JK flip flop, J=1, K=1 and Q=1, when the clock pulse goes HIGH, what would be the next sate of Q. | 3 | | g | Define critical race and non-critical race conditions. | 4 | | h | Differentiate synchronous and asynchronous sequential circuits. | 4 | | 1 | Write the advantage and disadvantages of TTL and CMOS logic family | 5 | | , | Explain fan-ın and fan-out ın logic families | 5 | # SECTION B | . A | attempt any three of the following: 10*3 | = 30 | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | Qno | Question | CO | | а | Simplify the following Boolean function using K-map and also draw the simplified logic circuit using basic logic gates: $f(A, B, C, D) = \sum_{m} (0.1.5.6.12.13.14) + d(2.4)$ | 1 | | ь | Implement the function $(A, B, C, D) = \sum_{m} (0,1,2,5,8,13,14)$ using 8 I multiplexes Consider A, B, C as the select lines. | 2 | | c | Differentiate between synchronous and asynchronous counters. Design a 2 | 3 | | d | An asynchronous sequential circuit with two excitation function with two feedback loop is given as $Y_1 = xy_1 + \overline{x}y_2$ ; $Y_2 = x\overline{y}_1 + \overline{x}y_2$ (1) Draw the logic diagram of the circuit. (11) Derive the transition table & obtain the flow table | | | e | Differentiate RAM and ROM Explain various types of ROM | 5_ | ## SECTION C #### Attempt any one part of the following: 3. | <sup>-</sup> 10*1 | = | 10 | |-------------------|---|----| |-------------------|---|----| | | · Question | co | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----| | Q no | Question A seven bit Hamming | 1 | | а | Explain Error detecting and Error correcting codes. A seven-bit Hamming code coming out of a transmission line is 1000010. What was the original code transmitted? Consider the even parity check. | | | b | Express the design of Ex-OR gate with the help of | | | | (i) NAND gates only and (ii) NOR gates only | | # Download all NOTES and PAPERS at StudentSuvidha.com Printed Page: 2 of 2 Subject Code: KEE401 ### Roll No: # STECH (SEM IV) THEORY EXAMINATION 2021-22 DIGITAL ELECTRONICS | 4. | O no | ttempt any one part of the following: | 10 | |----|------------|-------------------------------------------------------------------------------------------------------------|----| | | | Question | CO | | | <b>a</b> . | Explain the design of a Full adder, with its truth table and Boolean expression. | 2 | | | b. | Design a Binary Code to Gray code Converter, Also show its truth table Boolean expression and logic diagram | 2 | | 5. A | ttempt any one part of the following: $10*1 =$ | 10 | |------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|----| | | Question | co | | <b>a</b> . | Discuss the Race around condition of JK flip flop. How JK flip-flop can be used as T flip-flop, Explain the design procedure | 3 | | b. | Analyze RS flip -flop using NAND-NAND logic and obtain its characteristic equation and excitation table. Explain how will you convert it in D Flip-flop. | 3 | | 5 | Attempt any one part of the following: | : 10 | |------|--------------------------------------------------------------------------------------------------------------------------------------|------| | Q no | Question | CO | | a. • | Implement the circuit defined by the following transition table with a NOR SR Latch. Also show the implementation with NAND SR latch | 4 | | | | | | b. | Write the design procedure for clocked sequential circuits and implement the following state diagram. | 1 4 | | 7. | A | ttempt any one part of the following: | l = 10 | |----|--------|------------------------------------------------------------------------------------------------------------------------------------------|--------| | L | Q no. | Question | | | | a.<br> | Explain PLA and PAL. Implement the given Boolean function with a PLA.<br>$Y_1(A,B,C) = \sum_{m} (4,5,7); Y_2(A,B,C) = \sum_{m} (3,5,7)$ | 5 | | | b. | Construct the following logic gates from NMOS and PMOS logic Families (i) NAND (ii) NOR | 5 |